Paparazzi UAS
v7.0_unstable
Paparazzi is a free software Unmanned Aircraft System.
mcuconf_board.h
Go to the documentation of this file.
1
/*
2
ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
3
4
Licensed under the Apache License, Version 2.0 (the "License");
5
you may not use this file except in compliance with the License.
6
You may obtain a copy of the License at
7
8
http://www.apache.org/licenses/LICENSE-2.0
9
10
Unless required by applicable law or agreed to in writing, software
11
distributed under the License is distributed on an "AS IS" BASIS,
12
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13
See the License for the specific language governing permissions and
14
limitations under the License.
15
*/
16
17
#ifndef MCUCONF_H
18
#define MCUCONF_H
19
20
/*
21
* STM32F4xx drivers configuration.
22
* The following settings override the default settings present in
23
* the various device driver implementation headers.
24
* Note that the settings for each driver only have effect if the whole
25
* driver is enabled in halconf.h.
26
*
27
* IRQ priorities:
28
* 15...0 Lowest...Highest.
29
*
30
* DMA priorities:
31
* 0...3 Lowest...Highest.
32
*/
33
34
#define STM32F4xx_MCUCONF
35
#define STM32F405_MCUCONF
36
#define STM32F415_MCUCONF
37
#define STM32F407_MCUCONF
38
#define STM32F417_MCUCONF
39
40
/*
41
* HAL driver system settings.
42
*/
43
#define STM32_NO_INIT FALSE
44
#define STM32_PVD_ENABLE FALSE
45
#define STM32_PLS STM32_PLS_LEV0
46
#define STM32_BKPRAM_ENABLE FALSE
47
#define STM32_HSI_ENABLED TRUE
48
#define STM32_LSI_ENABLED FALSE
49
#define STM32_HSE_ENABLED TRUE
50
#define STM32_LSE_ENABLED FALSE
51
#define STM32_CLOCK48_REQUIRED TRUE
52
#define STM32_SW STM32_SW_PLL
53
#define STM32_PLLSRC STM32_PLLSRC_HSE
54
#define STM32_PLLM_VALUE 8
55
#define STM32_PLLN_VALUE 336
56
#define STM32_PLLP_VALUE 2
57
#define STM32_PLLQ_VALUE 7
58
#define STM32_HPRE STM32_HPRE_DIV1
59
#define STM32_PPRE1 STM32_PPRE1_DIV4
60
#define STM32_PPRE2 STM32_PPRE2_DIV2
61
#define STM32_RTCSEL STM32_RTCSEL_HSEDIV
62
#define STM32_RTCPRE_VALUE 8
63
#define STM32_MCO1SEL STM32_MCO1SEL_HSI
64
#define STM32_MCO1PRE STM32_MCO1PRE_DIV1
65
#define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
66
#define STM32_MCO2PRE STM32_MCO2PRE_DIV5
67
#define STM32_I2SSRC STM32_I2SSRC_CKIN
68
#define STM32_PLLI2SN_VALUE 192
69
#define STM32_PLLI2SR_VALUE 5
70
71
/*
72
* IRQ system settings.
73
*/
74
#define STM32_IRQ_EXTI0_PRIORITY 6
75
#define STM32_IRQ_EXTI1_PRIORITY 6
76
#define STM32_IRQ_EXTI2_PRIORITY 6
77
#define STM32_IRQ_EXTI3_PRIORITY 6
78
#define STM32_IRQ_EXTI4_PRIORITY 6
79
#define STM32_IRQ_EXTI5_9_PRIORITY 6
80
#define STM32_IRQ_EXTI10_15_PRIORITY 6
81
#define STM32_IRQ_EXTI16_PRIORITY 6
82
#define STM32_IRQ_EXTI17_PRIORITY 15
83
#define STM32_IRQ_EXTI18_PRIORITY 6
84
#define STM32_IRQ_EXTI19_PRIORITY 6
85
#define STM32_IRQ_EXTI20_PRIORITY 6
86
#define STM32_IRQ_EXTI21_PRIORITY 15
87
#define STM32_IRQ_EXTI22_PRIORITY 15
88
89
#define STM32_IRQ_TIM1_BRK_TIM9_PRIORITY 7
90
#define STM32_IRQ_TIM1_UP_TIM10_PRIORITY 7
91
#define STM32_IRQ_TIM1_TRGCO_TIM11_PRIORITY 7
92
#define STM32_IRQ_TIM1_CC_PRIORITY 7
93
#define STM32_IRQ_TIM2_PRIORITY 7
94
#define STM32_IRQ_TIM3_PRIORITY 7
95
#define STM32_IRQ_TIM4_PRIORITY 7
96
#define STM32_IRQ_TIM5_PRIORITY 7
97
#define STM32_IRQ_TIM6_PRIORITY 7
98
#define STM32_IRQ_TIM7_PRIORITY 7
99
#define STM32_IRQ_TIM8_BRK_TIM12_PRIORITY 7
100
#define STM32_IRQ_TIM8_UP_TIM13_PRIORITY 7
101
#define STM32_IRQ_TIM8_TRGCO_TIM14_PRIORITY 7
102
#define STM32_IRQ_TIM8_CC_PRIORITY 7
103
104
#define STM32_IRQ_USART1_PRIORITY 12
105
#define STM32_IRQ_USART2_PRIORITY 12
106
#define STM32_IRQ_USART3_PRIORITY 12
107
#define STM32_IRQ_UART4_PRIORITY 12
108
#define STM32_IRQ_UART5_PRIORITY 12
109
#define STM32_IRQ_USART6_PRIORITY 12
110
111
/*
112
* ADC driver system settings.
113
*/
114
#define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV8
115
#define STM32_ADC_USE_ADC1 TRUE
116
#define STM32_ADC_USE_ADC2 FALSE
117
#define STM32_ADC_USE_ADC3 FALSE
118
#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
119
#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
120
#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
121
#define STM32_ADC_ADC1_DMA_PRIORITY 2
122
#define STM32_ADC_ADC2_DMA_PRIORITY 2
123
#define STM32_ADC_ADC3_DMA_PRIORITY 2
124
#define STM32_ADC_IRQ_PRIORITY 6
125
#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
126
#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
127
#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
128
129
/*
130
* CAN driver system settings.
131
*/
132
#define STM32_CAN_USE_CAN1 FALSE
133
#define STM32_CAN_USE_CAN2 FALSE
134
#define STM32_CAN_CAN1_IRQ_PRIORITY 11
135
#define STM32_CAN_CAN2_IRQ_PRIORITY 11
136
137
/*
138
* DAC driver system settings.
139
*/
140
#define STM32_DAC_DUAL_MODE FALSE
141
#define STM32_DAC_USE_DAC1_CH1 FALSE
142
#define STM32_DAC_USE_DAC1_CH2 FALSE
143
#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
144
#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
145
#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
146
#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
147
#define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
148
#define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
149
150
/*
151
* GPT driver system settings.
152
*/
153
#define STM32_GPT_USE_TIM1 FALSE
154
#define STM32_GPT_USE_TIM2 FALSE
155
#define STM32_GPT_USE_TIM3 FALSE
156
#define STM32_GPT_USE_TIM4 FALSE
157
#define STM32_GPT_USE_TIM5 FALSE
158
#define STM32_GPT_USE_TIM6 FALSE
159
#define STM32_GPT_USE_TIM7 FALSE
160
#define STM32_GPT_USE_TIM8 FALSE
161
#define STM32_GPT_USE_TIM9 FALSE
162
#define STM32_GPT_USE_TIM11 FALSE
163
#define STM32_GPT_USE_TIM12 FALSE
164
#define STM32_GPT_USE_TIM14 FALSE
165
#define STM32_GPT_TIM1_IRQ_PRIORITY 7
166
#define STM32_GPT_TIM2_IRQ_PRIORITY 7
167
#define STM32_GPT_TIM3_IRQ_PRIORITY 7
168
#define STM32_GPT_TIM4_IRQ_PRIORITY 7
169
#define STM32_GPT_TIM5_IRQ_PRIORITY 7
170
#define STM32_GPT_TIM6_IRQ_PRIORITY 7
171
#define STM32_GPT_TIM7_IRQ_PRIORITY 7
172
#define STM32_GPT_TIM8_IRQ_PRIORITY 7
173
#define STM32_GPT_TIM9_IRQ_PRIORITY 7
174
#define STM32_GPT_TIM11_IRQ_PRIORITY 7
175
#define STM32_GPT_TIM12_IRQ_PRIORITY 7
176
#define STM32_GPT_TIM14_IRQ_PRIORITY 7
177
178
/*
179
* I2C driver system settings.
180
*/
181
#if USE_I2C1
182
#define STM32_I2C_USE_I2C1 TRUE
183
#else
184
#define STM32_I2C_USE_I2C1 FALSE
185
#endif
186
#define STM32_I2C_USE_I2C2 FALSE
187
#if USE_I2C3
188
#define STM32_I2C_USE_I2C3 TRUE
189
#else
190
#define STM32_I2C_USE_I2C3 FALSE
191
#endif
192
#define STM32_I2C_ISR_LIMIT 6
193
#define STM32_I2C_BUSY_TIMEOUT 0
194
#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
195
#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
196
#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
197
#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
198
#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
199
#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
200
#define STM32_I2C_I2C1_IRQ_PRIORITY 5
201
#define STM32_I2C_I2C2_IRQ_PRIORITY 5
202
#define STM32_I2C_I2C3_IRQ_PRIORITY 5
203
#define STM32_I2C_I2C1_DMA_PRIORITY 3
204
#define STM32_I2C_I2C2_DMA_PRIORITY 3
205
#define STM32_I2C_I2C3_DMA_PRIORITY 3
206
#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure"
)
207
208
/*
209
* I2S driver system settings.
210
*/
211
#define STM32_I2S_USE_SPI2 FALSE
212
#define STM32_I2S_USE_SPI3 FALSE
213
#define STM32_I2S_SPI2_IRQ_PRIORITY 10
214
#define STM32_I2S_SPI3_IRQ_PRIORITY 10
215
#define STM32_I2S_SPI2_DMA_PRIORITY 1
216
#define STM32_I2S_SPI3_DMA_PRIORITY 1
217
#define STM32_I2S_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
218
#define STM32_I2S_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
219
#define STM32_I2S_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
220
#define STM32_I2S_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
221
#define STM32_I2S_DMA_ERROR_HOOK(i2sp) osalSysHalt("DMA failure"
)
222
223
/*
224
* ICU driver system settings.
225
*/
226
#define STM32_ICU_USE_TIM1 FALSE
227
#define STM32_ICU_USE_TIM2 FALSE
228
#define STM32_ICU_USE_TIM3 FALSE
229
#define STM32_ICU_USE_TIM4 FALSE
230
#define STM32_ICU_USE_TIM5 FALSE
231
#define STM32_ICU_USE_TIM8 FALSE
232
#define STM32_ICU_USE_TIM9 TRUE
233
#define STM32_ICU_TIM1_IRQ_PRIORITY 7
234
#define STM32_ICU_TIM2_IRQ_PRIORITY 7
235
#define STM32_ICU_TIM3_IRQ_PRIORITY 7
236
#define STM32_ICU_TIM4_IRQ_PRIORITY 7
237
#define STM32_ICU_TIM5_IRQ_PRIORITY 7
238
#define STM32_ICU_TIM8_IRQ_PRIORITY 7
239
#define STM32_ICU_TIM9_IRQ_PRIORITY 7
240
241
/*
242
* MAC driver system settings.
243
*/
244
#define STM32_MAC_TRANSMIT_BUFFERS 2
245
#define STM32_MAC_RECEIVE_BUFFERS 4
246
#define STM32_MAC_BUFFERS_SIZE 1522
247
#define STM32_MAC_PHY_TIMEOUT 100
248
#define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
249
#define STM32_MAC_ETH1_IRQ_PRIORITY 13
250
#define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
251
252
/*
253
* PWM driver system settings.
254
*/
255
#define STM32_PWM_USE_ADVANCED FALSE
256
#define STM32_PWM_USE_TIM1 FALSE
// enable for WS2812
257
#ifndef STM32_PWM_USE_TIM2
258
#define STM32_PWM_USE_TIM2 TRUE
259
#endif
260
#define STM32_PWM_USE_TIM3 FALSE
261
#ifndef STM32_PWM_USE_TIM4
262
#define STM32_PWM_USE_TIM4 TRUE
263
#endif
264
#define STM32_PWM_USE_TIM5 FALSE
265
#define STM32_PWM_USE_TIM8 FALSE
266
#define STM32_PWM_USE_TIM9 FALSE
267
#define STM32_PWM_TIM1_IRQ_PRIORITY 7
268
#define STM32_PWM_TIM2_IRQ_PRIORITY 7
269
#define STM32_PWM_TIM3_IRQ_PRIORITY 7
270
#define STM32_PWM_TIM4_IRQ_PRIORITY 7
271
#define STM32_PWM_TIM5_IRQ_PRIORITY 7
272
#define STM32_PWM_TIM8_IRQ_PRIORITY 7
273
#define STM32_PWM_TIM9_IRQ_PRIORITY 7
274
275
/*
276
* RTC driver system settings.
277
*/
278
#define STM32_RTC_PRESA_VALUE 32
279
#define STM32_RTC_PRESS_VALUE 1024
280
#define STM32_RTC_CR_INIT 0
281
#define STM32_RTC_TAMPCR_INIT 0
282
283
/*
284
* SDC driver system settings.
285
*/
286
#define STM32_SDC_SDIO_DMA_PRIORITY 3
287
#define STM32_SDC_SDIO_IRQ_PRIORITY 9
288
#define STM32_SDC_WRITE_TIMEOUT_MS 250
289
#define STM32_SDC_READ_TIMEOUT_MS 15
290
#define STM32_SDC_CLOCK_ACTIVATION_DELAY 10
291
#define STM32_SDC_SDIO_UNALIGNED_SUPPORT FALSE
292
#define STM32_SDC_SDIO_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
293
294
/*
295
* SERIAL driver system settings.
296
*/
297
#define STM32_SERIAL_USE_USART1 FALSE
298
#if USE_UART2
299
#define STM32_SERIAL_USE_USART2 TRUE
300
#else
301
#define STM32_SERIAL_USE_USART2 FALSE
302
#endif
303
#if USE_UART3
304
#define STM32_SERIAL_USE_USART3 TRUE
305
#else
306
#define STM32_SERIAL_USE_USART3 FALSE
307
#endif
308
#define STM32_SERIAL_USE_UART4 FALSE
309
#define STM32_SERIAL_USE_UART5 FALSE
310
#if USE_UART6
311
#define STM32_SERIAL_USE_USART6 TRUE
312
#else
313
#define STM32_SERIAL_USE_USART6 FALSE
314
#endif
315
#define STM32_SERIAL_USART1_PRIORITY 12
316
#define STM32_SERIAL_USART2_PRIORITY 12
317
#define STM32_SERIAL_USART3_PRIORITY 12
318
#define STM32_SERIAL_UART4_PRIORITY 12
319
#define STM32_SERIAL_UART5_PRIORITY 12
320
#define STM32_SERIAL_USART6_PRIORITY 12
321
322
/*
323
* SPI driver system settings.
324
*/
325
#if USE_SPI1
326
#define STM32_SPI_USE_SPI1 TRUE
327
#else
328
#define STM32_SPI_USE_SPI1 FALSE
329
#endif
330
#define STM32_SPI_USE_SPI2 FALSE
331
#define STM32_SPI_USE_SPI3 FALSE
332
#define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
333
#define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
334
#define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
335
#define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
336
#define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
337
#define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
338
#define STM32_SPI_SPI1_DMA_PRIORITY 1
339
#define STM32_SPI_SPI2_DMA_PRIORITY 1
340
#define STM32_SPI_SPI3_DMA_PRIORITY 1
341
#define STM32_SPI_SPI1_IRQ_PRIORITY 10
342
#define STM32_SPI_SPI2_IRQ_PRIORITY 10
343
#define STM32_SPI_SPI3_IRQ_PRIORITY 10
344
#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure"
)
345
346
/*
347
* ST driver system settings.
348
*/
349
#define STM32_ST_IRQ_PRIORITY 8
350
#define STM32_ST_USE_TIMER 2
351
352
/*
353
* UART driver system settings.
354
*/
355
#define STM32_UART_USE_USART1 FALSE
356
#define STM32_UART_USE_USART2 FALSE
357
#define STM32_UART_USE_USART3 FALSE
358
#define STM32_UART_USE_UART4 FALSE
359
#define STM32_UART_USE_UART5 FALSE
360
#define STM32_UART_USE_USART6 FALSE
361
#define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
// Not used: conflict SPI1
362
#define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
363
#define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
364
#define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
365
#define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
366
#define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
367
#define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
368
#define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
369
#define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
370
#define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
371
#define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
372
#define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
373
#define STM32_UART_USART1_IRQ_PRIORITY 12
374
#define STM32_UART_USART2_IRQ_PRIORITY 12
375
#define STM32_UART_USART3_IRQ_PRIORITY 12
376
#define STM32_UART_UART4_IRQ_PRIORITY 12
377
#define STM32_UART_UART5_IRQ_PRIORITY 12
378
#define STM32_UART_USART6_IRQ_PRIORITY 12
379
#define STM32_UART_USART1_DMA_PRIORITY 1
380
#define STM32_UART_USART2_DMA_PRIORITY 0
381
#define STM32_UART_USART3_DMA_PRIORITY 0
382
#define STM32_UART_UART4_DMA_PRIORITY 0
383
#define STM32_UART_UART5_DMA_PRIORITY 0
384
#define STM32_UART_USART6_DMA_PRIORITY 0
385
#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure"
)
386
387
/*
388
* USB driver system settings.
389
*/
390
#define STM32_USB_USE_OTG1 TRUE
// FS, DFU_BOOT
391
#define STM32_USB_USE_OTG2 FALSE
// HS
392
#define STM32_USB_OTG1_IRQ_PRIORITY 14
393
#define STM32_USB_OTG2_IRQ_PRIORITY 14
394
#define STM32_USB_OTG1_RX_FIFO_SIZE 512
395
#define STM32_USB_OTG2_RX_FIFO_SIZE 512
396
#define STM32_USB_HOST_WAKEUP_DURATION 2
397
398
/*
399
* WDG driver system settings.
400
*/
401
#define STM32_WDG_USE_IWDG FALSE
402
403
#endif
/* MCUCONF_H */
sw
airborne
boards
crazyflie
chibios
v2.1
mcuconf_board.h
Generated on Fri Nov 8 2024 14:10:45 for Paparazzi UAS by
1.9.1