Paparazzi UAS  v5.15_devel-230-gc96ce27
Paparazzi is a free software Unmanned Aircraft System.
 All Data Structures Namespaces Files Functions Variables Typedefs Enumerations Enumerator Macros Modules Pages
mcuconf.h
Go to the documentation of this file.
1 /*
2  ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
3 
4  Licensed under the Apache License, Version 2.0 (the "License");
5  you may not use this file except in compliance with the License.
6  You may obtain a copy of the License at
7 
8  http://www.apache.org/licenses/LICENSE-2.0
9 
10  Unless required by applicable law or agreed to in writing, software
11  distributed under the License is distributed on an "AS IS" BASIS,
12  WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13  See the License for the specific language governing permissions and
14  limitations under the License.
15 */
16 
17 #ifndef _MCUCONF_H_
18 #define _MCUCONF_H_
19 
20 /*
21  * STM32F4xx drivers configuration.
22  * The following settings override the default settings present in
23  * the various device driver implementation headers.
24  * Note that the settings for each driver only have effect if the whole
25  * driver is enabled in halconf.h.
26  *
27  * IRQ priorities:
28  * 15...0 Lowest...Highest.
29  *
30  * DMA priorities:
31  * 0...3 Lowest...Highest.
32  */
33 
34 #define STM32F4xx_MCUCONF
35 
36 /*
37  * HAL driver system settings.
38  */
39 #define STM32_NO_INIT FALSE
40 #define STM32_HSI_ENABLED TRUE
41 #define STM32_LSI_ENABLED FALSE
42 #define STM32_HSE_ENABLED TRUE
43 #define STM32_LSE_ENABLED FALSE
44 #define STM32_CLOCK48_REQUIRED TRUE
45 #define STM32_SW STM32_SW_PLL
46 #define STM32_PLLSRC STM32_PLLSRC_HSE
47 #define STM32_PLLM_VALUE 8
48 #define STM32_PLLN_VALUE 336
49 #define STM32_PLLP_VALUE 2
50 #define STM32_PLLQ_VALUE 7
51 #define STM32_HPRE STM32_HPRE_DIV1
52 #define STM32_PPRE1 STM32_PPRE1_DIV4
53 #define STM32_PPRE2 STM32_PPRE2_DIV2
54 #define STM32_RTCSEL STM32_RTCSEL_HSEDIV
55 #define STM32_RTCPRE_VALUE 8
56 #define STM32_MCO1SEL STM32_MCO1SEL_HSI
57 #define STM32_MCO1PRE STM32_MCO1PRE_DIV1
58 #define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
59 #define STM32_MCO2PRE STM32_MCO2PRE_DIV5
60 #define STM32_I2SSRC STM32_I2SSRC_CKIN
61 #define STM32_PLLI2SN_VALUE 192
62 #define STM32_PLLI2SR_VALUE 5
63 #define STM32_PVD_ENABLE FALSE
64 #define STM32_PLS STM32_PLS_LEV0
65 #define STM32_BKPRAM_ENABLE FALSE
66 
67 /*
68  * ADC driver system settings.
69  */
70 #define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV8
71 #define STM32_ADC_USE_ADC1 TRUE
72 #define STM32_ADC_USE_ADC2 FALSE
73 #define STM32_ADC_USE_ADC3 FALSE
74 #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
75 #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
76 #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
77 #define STM32_ADC_ADC1_DMA_PRIORITY 2
78 #define STM32_ADC_ADC2_DMA_PRIORITY 2
79 #define STM32_ADC_ADC3_DMA_PRIORITY 2
80 #define STM32_ADC_IRQ_PRIORITY 6
81 #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
82 #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
83 #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
84 
85 /*
86  * CAN driver system settings.
87  */
88 #define STM32_CAN_USE_CAN1 FALSE
89 #define STM32_CAN_USE_CAN2 FALSE
90 #define STM32_CAN_CAN1_IRQ_PRIORITY 11
91 #define STM32_CAN_CAN2_IRQ_PRIORITY 11
92 
93 /*
94  * DAC driver system settings.
95  */
96 #define STM32_DAC_DUAL_MODE FALSE
97 #define STM32_DAC_USE_DAC1_CH1 FALSE
98 #define STM32_DAC_USE_DAC1_CH2 FALSE
99 #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
100 #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
101 #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
102 #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
103 #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
104 #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
105 
106 /*
107  * EXT driver system settings.
108  */
109 #define STM32_EXT_EXTI0_IRQ_PRIORITY 6
110 #define STM32_EXT_EXTI1_IRQ_PRIORITY 6
111 #define STM32_EXT_EXTI2_IRQ_PRIORITY 6
112 #define STM32_EXT_EXTI3_IRQ_PRIORITY 6
113 #define STM32_EXT_EXTI4_IRQ_PRIORITY 6
114 #define STM32_EXT_EXTI5_9_IRQ_PRIORITY 6
115 #define STM32_EXT_EXTI10_15_IRQ_PRIORITY 6
116 #define STM32_EXT_EXTI16_IRQ_PRIORITY 6
117 #define STM32_EXT_EXTI17_IRQ_PRIORITY 15
118 #define STM32_EXT_EXTI18_IRQ_PRIORITY 6
119 #define STM32_EXT_EXTI19_IRQ_PRIORITY 6
120 #define STM32_EXT_EXTI20_IRQ_PRIORITY 6
121 #define STM32_EXT_EXTI21_IRQ_PRIORITY 15
122 #define STM32_EXT_EXTI22_IRQ_PRIORITY 15
123 
124 /*
125  * GPT driver system settings.
126  */
127 #define STM32_GPT_USE_TIM1 FALSE
128 #define STM32_GPT_USE_TIM2 FALSE
129 #define STM32_GPT_USE_TIM3 FALSE
130 #define STM32_GPT_USE_TIM4 FALSE
131 #define STM32_GPT_USE_TIM5 FALSE
132 #define STM32_GPT_USE_TIM6 FALSE
133 #define STM32_GPT_USE_TIM7 FALSE
134 #define STM32_GPT_USE_TIM8 FALSE
135 #define STM32_GPT_USE_TIM9 FALSE
136 #define STM32_GPT_USE_TIM11 FALSE
137 #define STM32_GPT_USE_TIM12 FALSE
138 #define STM32_GPT_USE_TIM14 FALSE
139 #define STM32_GPT_TIM1_IRQ_PRIORITY 7
140 #define STM32_GPT_TIM2_IRQ_PRIORITY 7
141 #define STM32_GPT_TIM3_IRQ_PRIORITY 7
142 #define STM32_GPT_TIM4_IRQ_PRIORITY 7
143 #define STM32_GPT_TIM5_IRQ_PRIORITY 7
144 #define STM32_GPT_TIM6_IRQ_PRIORITY 7
145 #define STM32_GPT_TIM7_IRQ_PRIORITY 7
146 #define STM32_GPT_TIM8_IRQ_PRIORITY 7
147 #define STM32_GPT_TIM9_IRQ_PRIORITY 7
148 #define STM32_GPT_TIM11_IRQ_PRIORITY 7
149 #define STM32_GPT_TIM12_IRQ_PRIORITY 7
150 #define STM32_GPT_TIM14_IRQ_PRIORITY 7
151 
152 /*
153  * I2C driver system settings.
154  */
155 #if USE_I2C1
156 #define STM32_I2C_USE_I2C1 TRUE
157 #else
158 #define STM32_I2C_USE_I2C1 FALSE
159 #endif
160 #define STM32_I2C_USE_I2C2 FALSE
161 #if USE_I2C3
162 #define STM32_I2C_USE_I2C3 TRUE
163 #else
164 #define STM32_I2C_USE_I2C3 FALSE
165 #endif
166 #define STM32_I2C_BUSY_TIMEOUT 50
167 #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
168 #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
169 #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
170 #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
171 #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
172 #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
173 #define STM32_I2C_I2C1_IRQ_PRIORITY 5
174 #define STM32_I2C_I2C2_IRQ_PRIORITY 5
175 #define STM32_I2C_I2C3_IRQ_PRIORITY 5
176 #define STM32_I2C_I2C1_DMA_PRIORITY 3
177 #define STM32_I2C_I2C2_DMA_PRIORITY 3
178 #define STM32_I2C_I2C3_DMA_PRIORITY 3
179 #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
180 
181 /*
182  * ICU driver system settings.
183  */
184 #define STM32_ICU_USE_TIM1 FALSE
185 #define STM32_ICU_USE_TIM2 FALSE
186 #define STM32_ICU_USE_TIM3 FALSE
187 #define STM32_ICU_USE_TIM4 FALSE
188 #define STM32_ICU_USE_TIM5 FALSE
189 #define STM32_ICU_USE_TIM8 FALSE
190 #define STM32_ICU_USE_TIM9 TRUE
191 #define STM32_ICU_TIM1_IRQ_PRIORITY 7
192 #define STM32_ICU_TIM2_IRQ_PRIORITY 7
193 #define STM32_ICU_TIM3_IRQ_PRIORITY 7
194 #define STM32_ICU_TIM4_IRQ_PRIORITY 7
195 #define STM32_ICU_TIM5_IRQ_PRIORITY 7
196 #define STM32_ICU_TIM8_IRQ_PRIORITY 7
197 #define STM32_ICU_TIM9_IRQ_PRIORITY 7
198 
199 /*
200  * MAC driver system settings.
201  */
202 #define STM32_MAC_TRANSMIT_BUFFERS 2
203 #define STM32_MAC_RECEIVE_BUFFERS 4
204 #define STM32_MAC_BUFFERS_SIZE 1522
205 #define STM32_MAC_PHY_TIMEOUT 100
206 #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
207 #define STM32_MAC_ETH1_IRQ_PRIORITY 13
208 #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
209 
210 /*
211  * PWM driver system settings.
212  */
213 #define STM32_PWM_USE_ADVANCED FALSE
214 #define STM32_PWM_USE_TIM1 FALSE // enable for WS2812
215 #ifndef STM32_PWM_USE_TIM2
216 #define STM32_PWM_USE_TIM2 TRUE
217 #endif
218 #define STM32_PWM_USE_TIM3 FALSE
219 #ifndef STM32_PWM_USE_TIM4
220 #define STM32_PWM_USE_TIM4 TRUE
221 #endif
222 #define STM32_PWM_USE_TIM5 FALSE
223 #define STM32_PWM_USE_TIM8 FALSE
224 #define STM32_PWM_USE_TIM9 FALSE
225 #define STM32_PWM_TIM1_IRQ_PRIORITY 7
226 #define STM32_PWM_TIM2_IRQ_PRIORITY 7
227 #define STM32_PWM_TIM3_IRQ_PRIORITY 7
228 #define STM32_PWM_TIM4_IRQ_PRIORITY 7
229 #define STM32_PWM_TIM5_IRQ_PRIORITY 7
230 #define STM32_PWM_TIM8_IRQ_PRIORITY 7
231 #define STM32_PWM_TIM9_IRQ_PRIORITY 7
232 
233 /*
234  * SERIAL driver system settings.
235  */
236 #define STM32_SERIAL_USE_USART1 FALSE
237 #if USE_UART2
238 #define STM32_SERIAL_USE_USART2 TRUE
239 #else
240 #define STM32_SERIAL_USE_USART2 FALSE
241 #endif
242 #if USE_UART3
243 #define STM32_SERIAL_USE_USART3 TRUE
244 #else
245 #define STM32_SERIAL_USE_USART3 FALSE
246 #endif
247 #define STM32_SERIAL_USE_UART4 FALSE
248 #define STM32_SERIAL_USE_UART5 FALSE
249 #if USE_UART6
250 #define STM32_SERIAL_USE_USART6 TRUE
251 #else
252 #define STM32_SERIAL_USE_USART6 FALSE
253 #endif
254 #define STM32_SERIAL_USART1_PRIORITY 12
255 #define STM32_SERIAL_USART2_PRIORITY 12
256 #define STM32_SERIAL_USART3_PRIORITY 12
257 #define STM32_SERIAL_UART4_PRIORITY 12
258 #define STM32_SERIAL_UART5_PRIORITY 12
259 #define STM32_SERIAL_USART6_PRIORITY 12
260 
261 /*
262  * SPI driver system settings.
263  */
264 #if USE_SPI1
265 #define STM32_SPI_USE_SPI1 TRUE
266 #else
267 #define STM32_SPI_USE_SPI1 FALSE
268 #endif
269 #define STM32_SPI_USE_SPI2 FALSE
270 #define STM32_SPI_USE_SPI3 FALSE
271 #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
272 #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
273 #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
274 #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
275 #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
276 #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
277 #define STM32_SPI_SPI1_DMA_PRIORITY 1
278 #define STM32_SPI_SPI2_DMA_PRIORITY 1
279 #define STM32_SPI_SPI3_DMA_PRIORITY 1
280 #define STM32_SPI_SPI1_IRQ_PRIORITY 10
281 #define STM32_SPI_SPI2_IRQ_PRIORITY 10
282 #define STM32_SPI_SPI3_IRQ_PRIORITY 10
283 #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
284 
285 /*
286  * ST driver system settings.
287  */
288 #define STM32_ST_IRQ_PRIORITY 8
289 #define STM32_ST_USE_TIMER 2
290 
291 /*
292  * UART driver system settings.
293  */
294 #define STM32_UART_USE_USART1 FALSE
295 #define STM32_UART_USE_USART2 FALSE
296 #define STM32_UART_USE_USART3 FALSE
297 #define STM32_UART_USE_UART4 FALSE
298 #define STM32_UART_USE_UART5 FALSE
299 #define STM32_UART_USE_USART6 FALSE
300 #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5) // Not used: conflict SPI1
301 #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
302 #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
303 #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
304 #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
305 #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
306 #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
307 #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
308 #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
309 #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
310 #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
311 #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
312 #define STM32_UART_USART1_IRQ_PRIORITY 12
313 #define STM32_UART_USART2_IRQ_PRIORITY 12
314 #define STM32_UART_USART3_IRQ_PRIORITY 12
315 #define STM32_UART_UART4_IRQ_PRIORITY 12
316 #define STM32_UART_UART5_IRQ_PRIORITY 12
317 #define STM32_UART_USART6_IRQ_PRIORITY 12
318 #define STM32_UART_USART1_DMA_PRIORITY 1
319 #define STM32_UART_USART2_DMA_PRIORITY 0
320 #define STM32_UART_USART3_DMA_PRIORITY 0
321 #define STM32_UART_UART4_DMA_PRIORITY 0
322 #define STM32_UART_UART5_DMA_PRIORITY 0
323 #define STM32_UART_USART6_DMA_PRIORITY 0
324 #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
325 
326 /*
327  * USB driver system settings.
328  */
329 #define STM32_USB_USE_OTG1 TRUE // FS, DFU_BOOT
330 #define STM32_USB_USE_OTG2 FALSE // HS
331 #define STM32_USB_OTG1_IRQ_PRIORITY 14
332 #define STM32_USB_OTG2_IRQ_PRIORITY 14
333 #define STM32_USB_OTG1_RX_FIFO_SIZE 512
334 #define STM32_USB_OTG2_RX_FIFO_SIZE 512
335 #define STM32_USB_OTG_THREAD_PRIO HIGHPRIO
336 #define STM32_USB_OTG_THREAD_STACK_SIZE 256
337 #define STM32_USB_OTGFIFO_FILL_BASEPRI 0
338 
339 
340 /*
341  * SDC driver system settings.
342  */
343 #define STM32_SDC_SDIO_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
344 #define STM32_SDC_SDIO_DMA_PRIORITY 3
345 #define STM32_SDC_SDIO_IRQ_PRIORITY 9
346 #define STM32_SDC_CLOCK_ACTIVATION_DELAY 10
347 #define STM32_SDC_SDIO_UNALIGNED_SUPPORT FALSE
348 #define STM32_SDC_WRITE_TIMEOUT_MS 250
349 #define STM32_SDC_READ_TIMEOUT_MS 15
350 
351 
352 /*
353  sdlog message buffer and queue configuration
354  */
355 #define SDLOG_QUEUE_BUCKETS 1024
356 #define SDLOG_MAX_MESSAGE_LEN 300
357 #define SDLOG_NUM_FILES 2
358 #define SDLOG_ALL_BUFFERS_SIZE (SDLOG_NUM_FILES*8*1024)
359 
360 
361 #endif /* _MCUCONF_H_ */
362